CMPE 315: Principles of VLSI Design |
|||||
CMPE 315: Principles of VLSI Design
Section 01 Fall 2021 Instructor: Chintan Patel Office: ITE 322 Office Hours: Mon & Wed, 5:30 PM - 6:30 PM or by appointment Teaching Assistants: Dhandeep Challagundla : vd58139@umbc.edu Office Hours: TBD Meeting Time and Location: Mon-Wed, Interdisciplinary Life S 101, 1:00 - 2:15 PM Lab Discussion: Thrs, ITE375, 10:00 - 11:50 AM Lab: Thrs, ITE 375, 12:00-12:50 PM
Announcements
Check regularly for important class information
Syllabus posted. Course Material
Syllabus: Fall 2021 syllabus Lecture 1: Introduction Lecture 2: CMOS Basics I Lecture 3: CMOS Basics II Lecture 4: IC Technology Lecture 5: Circuit and System Representation Lecture 6: Quality Metrics I Lecture 7: Quality Metrics II Lecture 8: MOS Details Lecture 9: MOS Capacitance and Resistance Model Lecture 10: Inverter DC & AC Response Lecture 11: CMOS Fabrication I Lecture 12: CMOS Fabrication II End of Midterm Exam Material Lecture 13: Circuit Characterization and Performance Estimation Lecture 14: Logical Effort Lecture 15: Power Dissipation Lecture 16: Interconnect and Wire Engineering Lecture 17: Design Margin, Reliability and Scaling Lecture 18: Combinational Logic Design Lecture 19: Combination Logic Design II Lecture 20: Sequential Logic Design End of Course Material
Lab Submission
Lab Assignment 2 (Due Wed Sep 29th): Schematics and Spectre Simulations Lab Assignment 3 (Due Wed Oct 6th): Layout, Extraction and Simulations Lab Assignment 4 (Due Thrs Oct 14th): D Flip-flop layout and simulations Lab Assignment 5 (Due Mon Oct 25th): Import VHDL, layout and LVS Project
Example test benches and correct outputs
Instructions for running VNC on ITE375 machines
Instructions for running cadence tools DRC rules for AMI 0.6um technology (Available at MOSIS site) Cadence Incisive (VHDL) Tutorial Cadence IC6 Tutorials
Cadence IC5 Tutorials (OLD TOOLS, USE IC6 TUTORIALS)
VHDL Help
|
|||||