Interrupts

Interrupt processing is an alternative to polling.

Executing task on the Microprocessor

The Intel microprocessors support hardware interrupts through:
- Two pins that allow interrupt requests, INTR and NMI
- One pin that acknowledges, INTA, the interrupt requested on INTR.

And software interrupts through instructions:
- INT, INTO, INT 3, BOUND

Control is provided through
- IF and TF flag bits
- IRET and IRETD
**Interrupts**

**Interrupt Vector Table**

INT and INT3 behave in a similar way.

**INT n:**
- Calls ISR located at vector n (n*4).
- The INT instruction requires two bytes of memory, opcode plus n.

BOUND and INTO are both conditional.

**BOUND:**

BOUND AX, DATA ;Compares AX with DATA

- AX is compared with DATA and DATA+1, if less than an interrupt occurs.
- AX is compared with DATA+2 and DATA+3, if greater than an interrupt occurs.

**INTO:**
- Checks the overflow flag (OF). If OF=1, the ISR is called.

IRET removes 6 bytes from the stack, 2 for IP, 2 for CS and 2 for FLAGS.
# Interrupts

The interrupt vector table is located in the first 1024 bytes of memory at addresses 000000H through 0003FFH.

There are 256 4-byte entries (segment and offset in real mode).

## Interrupt Vector Table

<table>
<thead>
<tr>
<th>Address</th>
<th>Description</th>
<th>Entry</th>
</tr>
</thead>
<tbody>
<tr>
<td>080H</td>
<td>32-255 User defined</td>
<td>16</td>
</tr>
<tr>
<td></td>
<td>14-31 Reserved</td>
<td></td>
</tr>
<tr>
<td>040H</td>
<td>Coprocessor error</td>
<td>15</td>
</tr>
<tr>
<td>03CH</td>
<td>Unassigned</td>
<td>14</td>
</tr>
<tr>
<td>038H</td>
<td>Page fault</td>
<td>13</td>
</tr>
<tr>
<td>034H</td>
<td>General protection</td>
<td>12</td>
</tr>
<tr>
<td>030H</td>
<td>Stack seg overrun</td>
<td></td>
</tr>
<tr>
<td>02CH</td>
<td>Segment not present</td>
<td>11</td>
</tr>
<tr>
<td>028H</td>
<td>Invalid task state seg</td>
<td>10</td>
</tr>
<tr>
<td>024H</td>
<td>Coproc seg overrun</td>
<td>9</td>
</tr>
<tr>
<td>020H</td>
<td>Double fault</td>
<td>8</td>
</tr>
<tr>
<td>01CH</td>
<td>Coprocessor not avail</td>
<td>7</td>
</tr>
<tr>
<td>018H</td>
<td>Undefined Opcode</td>
<td>6</td>
</tr>
<tr>
<td>014H</td>
<td>Bound</td>
<td>5</td>
</tr>
<tr>
<td>010H</td>
<td>Overflow (INTO)</td>
<td>4</td>
</tr>
<tr>
<td>00CH</td>
<td>1-byte breakpoint</td>
<td>3</td>
</tr>
<tr>
<td>008H</td>
<td>NMI pin</td>
<td>2</td>
</tr>
<tr>
<td>004H</td>
<td>Single-step</td>
<td>1</td>
</tr>
<tr>
<td>000H</td>
<td>Divide error</td>
<td>0</td>
</tr>
</tbody>
</table>
Real Mode Interrupts

After the execution of each instruction, the microprocessor determines whether an interrupt is active by checking, in order:

- Other instruction executions
- Single-step
- NMI
- Coprocessor segment overrun
- INTR
- INT

If one or more of these conditions are present, then:
- FLAGS is pushed onto the stack
- Both the interrupt (IF) and trap (TF) flags are cleared, which disables the INTR pin and the trap or single-step feature.
- The CS and IP are pushed onto the stack.
- The interrupt vector contents are fetched and loaded into CS and IP and execution resumes in the ISR.
- On IRET, CS, IP and FLAGS are popped.
  
  IF and TF are set to the state prior to the interrupt.
Real and Protected Mode Interrupts

The return address (CS/IP) is pushed onto the stack during the interrupt.

The return address can point to:
- The next instruction.
- The offending (current) instruction.
  The latter case occurs for interrupts 0, 5, 6, 7, 8, 10, 11, 12 and 13.
  This makes it possible to try the instruction again.

Protected Mode:
The same interrupt assignments are made and the same sequence of operations occurs in protected mode but the interrupt table is different. More on this later in the course.

Instead, 256 interrupt descriptors are used in the interrupt descriptor table (IDT).
**Hardware Interrupts**

The INTR pin must be externally decoded to select a vector.

Any vector is possible, but the interrupt vectors between 20H and FFH are usually used (Intel reserves vectors between 00H and 1FH).

INTA is an output of the microprocessor to signal the external decoder to place the interrupt number on data bus connections D7-D0.

The INTR pin is set by an external device (8259A) and cleared in the ISR.
The input is automatically disabled by the microprocessor once it is recognized and re-enabled by IRET or IRETD instruction.

Timing diagram of the handshake.
**Hardware Interrupts**

Simpliest method of generating an interrupt vector:

Always generates interrupt vector FFH in response to INTR.

![Diagram showing hardware interrupts](image-url)
**Tri-state Buffer for Generating the Interrupt Vector**

Applies interrupt vector 80H in response to INTA.
An Example 82C55 Interrupt Configuration

82C55

D7 -- D0

Y1 ...
A1 ...

GG

INTA

D7 -- D0

STB

82C55

D0
A0

A7

B0

D7

ASCII

Keyboard

16L8

I1

O1

I10

O8

INTR
Handling more than 1 IRQ

<table>
<thead>
<tr>
<th>IRQs</th>
<th>Vect</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>FEH</td>
</tr>
<tr>
<td>0001</td>
<td>FDH</td>
</tr>
<tr>
<td>0010</td>
<td>FBH</td>
</tr>
<tr>
<td>0011</td>
<td>F7H</td>
</tr>
<tr>
<td>0100</td>
<td>EFH</td>
</tr>
<tr>
<td>0101</td>
<td>DFH</td>
</tr>
<tr>
<td>0111</td>
<td>BFH</td>
</tr>
</tbody>
</table>

If any of $\overline{\text{IRQ}_x}$ goes low, the NAND goes low requesting an interrupt.

Note that if more than one IRQ goes low, a unique interrupt vector is generated and an interrupt priority needs to be defined.

The Interrupt Vector table must be expanded to accommodate this.
Daisy-Chained Mechanism for Multiple IRQs

Only one interrupt vector required.

The scheme given earlier that pulls the bus high (FFH) can be used as the vector.

Priority is determined in the ISR through polling the individual 82C55s.
8259A Programmable Interrupt Controller

The 8259A adds 8 vectored priority encoded interrupts to the microprocessor.

It can be expanded to 64 interrupt requests by using one master 8259A and 8 slave units.

CS and WR must be decoded. Other connections are direct to microprocessor.
**8259A Programmable Interrupt Controller**

The meaning of the other connections:

- **WR**
  - Connects to a write strobe signal (one of 8 for the Pentium).

- **RD**
  - Connects to the IORC signal.

- **INT**
  - Connects to the INTR pin on the microprocessor.

- **INTA**
  - Connects to the INTA pin on the microprocessor.

- **A0**
  - Selects different command words in the 8259A.

- **CS**
  - Chip select - enables the 8259A for programming and control.

- **SP/EN**
  - Slave Program (1 for master, 0 for slave)/Enable Buffer (controls the data bus transiers when in buffered mode).

- **CAS2-CAS0**
  - Used as outputs from the master to the slaves in cascaded systems.
**8259A Programmable Interrupt Controller**

A single 8259A connected in the 8086.

Write the program to decode the 8259A at ports 0400H and 0402H.
8259A Programmable Interrupt Controller
Programming the 8259A

Programmed by *Initialization (ICWs)* and *Operation (OCWs)* Command Words.

There are 4 ICWs.

At power-up, ICW1, ICW2 and ICW4 must be sent.

If ICW1 indicates cascade mode, then ICW3 must also be sent.

**ICW1:**

<table>
<thead>
<tr>
<th>A&lt;sub&gt;0&lt;/sub&gt;</th>
<th>D&lt;sub&gt;7&lt;/sub&gt;</th>
<th>D&lt;sub&gt;6&lt;/sub&gt;</th>
<th>D&lt;sub&gt;5&lt;/sub&gt;</th>
<th>D&lt;sub&gt;4&lt;/sub&gt;</th>
<th>D&lt;sub&gt;3&lt;/sub&gt;</th>
<th>D&lt;sub&gt;2&lt;/sub&gt;</th>
<th>D&lt;sub&gt;1&lt;/sub&gt;</th>
<th>D&lt;sub&gt;0&lt;/sub&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>LTIM</td>
<td>X</td>
<td>SNGL</td>
<td>IC4</td>
</tr>
</tbody>
</table>

LTIM indicates if IRQ lines are positive edge-triggered or level-triggered.

1 = Level Triggered Mode
0 = Edge Triggered Mode

1 = ICW4 Needed
0 = No ICW4 Needed

1 = Single
0 = Cascade Mode
Programming the 8259A

ICW2:

These bits determine the vector numbers used with the IRQ inputs.
For example, if programmed to generate vectors 08H-0FH, 08H is placed into these bit positions.

ICW3:

This register is treated as a mask, with 1’s indicating the IRQ channels connected to master/slave 8259As.

Low order bits are 0 since there are 8 interrupts.
**Interrupts**

*Programming the 8259A*

- **ICW4:**

<table>
<thead>
<tr>
<th>A₀</th>
<th>D₇</th>
<th>D₆</th>
<th>D₅</th>
<th>D₄</th>
<th>D₃</th>
<th>D₂</th>
<th>D₁</th>
<th>D₀</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SFNM</td>
<td>BUF</td>
<td>M/S</td>
<td>AEOI</td>
<td>1</td>
</tr>
</tbody>
</table>

  - 1 = Special Fully Nested Mode
  - 0 = Not Special Fully Nested Mode

Fully nested mode allows the highest-priority interrupt request from a slave to be recognized by the master while it is processing another interrupt from a slave.

AEOI, if 1, indicates that an interrupt automatically resets the interrupt request bit, otherwise OCW2 is consulted for EOI processing.
Programming the 8259A

The Operation Command Words (OCWs) are used to direct the operation of the 8259A.

**OCW1:**

<table>
<thead>
<tr>
<th>A₀</th>
<th>D₇</th>
<th>D₆</th>
<th>D₅</th>
<th>D₄</th>
<th>D₃</th>
<th>D₂</th>
<th>D₁</th>
<th>D₀</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>M₇</td>
<td>M₆</td>
<td>M₅</td>
<td>M₄</td>
<td>M₃</td>
<td>M₂</td>
<td>M₁</td>
<td>M₀</td>
</tr>
</tbody>
</table>

OCW1 is used to read or set the interrupt mask register.

If a bit is set, it will turn off (mask) the corresponding interrupt input.

**OCW2:**

<table>
<thead>
<tr>
<th>A₀</th>
<th>D₇</th>
<th>D₆</th>
<th>D₅</th>
<th>D₄</th>
<th>D₃</th>
<th>D₂</th>
<th>D₁</th>
<th>D₀</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>R</td>
<td>SL</td>
<td>EOI</td>
<td>0</td>
<td>0</td>
<td>L₂</td>
<td>L₁</td>
<td>L₀</td>
</tr>
</tbody>
</table>

Only programmed when the AEOI mode in ICW4 is 0.

Allows you to control priorities after each interrupt is processed.
Programming the 8259A

OCW2:

<table>
<thead>
<tr>
<th>A₀</th>
<th>D₇</th>
<th>D₆</th>
<th>D₅</th>
<th>D₄</th>
<th>D₃</th>
<th>D₂</th>
<th>D₁</th>
<th>D₀</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>R</td>
<td>S</td>
<td>EOI</td>
<td>0</td>
<td>0</td>
<td>L₂</td>
<td>L₁</td>
<td>L₀</td>
</tr>
</tbody>
</table>

- **Non-specific EOI Command**: Here, the ISR sets this bit to indicate EOI. The 8259A automatically determines which interrupt was active and re-enables it and lower priority interrupts.

- **Specific EOI Command**: ISR resets a specific interrupt request given by L₂-L₀. Rotate commands cause priority to be rotated w.r.t. the current one being processed.

- **Set priority**: allows the setting of the lowest priority interrupt (L₂-L₀).
Programming the 8259A

- **OCW3:**

<table>
<thead>
<tr>
<th>A&lt;sub&gt;0&lt;/sub&gt;</th>
<th>D&lt;sub&gt;7&lt;/sub&gt;</th>
<th>D&lt;sub&gt;6&lt;/sub&gt;</th>
<th>D&lt;sub&gt;5&lt;/sub&gt;</th>
<th>D&lt;sub&gt;4&lt;/sub&gt;</th>
<th>D&lt;sub&gt;3&lt;/sub&gt;</th>
<th>D&lt;sub&gt;2&lt;/sub&gt;</th>
<th>D&lt;sub&gt;1&lt;/sub&gt;</th>
<th>D&lt;sub&gt;0&lt;/sub&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>ESM</td>
<td>MMS</td>
<td>0</td>
<td>1</td>
<td>P</td>
<td>RR</td>
<td>RIS</td>
</tr>
</tbody>
</table>

  Indicates which status register, IRR or ISR, is to be read.

  - D<sub>0</sub> = Poll Command
  - D<sub>0</sub> = No Poll Command

  Operation of special mask register

If polling is set, the next read operation will read the poll word.

  If the leftmost bit is set in the poll word, the rightmost 3 bits indicate the active interrupt request with highest priority.

  Allows ISR to service highest priority interrupt.

There are three status registers, Interrupt Request Register (IRR), In-Service Register (ISR) and Interrupt Mask Register (IMR).

- **IRR:** Indicates which interrupt request lines are active.
- **ISR:** Level of the interrupt being serviced.
- **IMR:** A mask that indicates which interrupts are on/off.
**Interrupts**

**Programming the 8259A**

ISR update procedure with rotating priority configured.

Before IR4 accepted

<table>
<thead>
<tr>
<th>ISR STATUS</th>
<th>IS7</th>
<th>IS6</th>
<th>IS5</th>
<th>IS4</th>
<th>IS3</th>
<th>IS2</th>
<th>IS1</th>
<th>IS0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PRIORITY</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Lowest Priority

Process IR4

After IR4 accepted

<table>
<thead>
<tr>
<th>ISR STATUS</th>
<th>IS7</th>
<th>IS6</th>
<th>IS5</th>
<th>IS4</th>
<th>IS3</th>
<th>IS2</th>
<th>IS1</th>
<th>IS0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PRIORITY</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
</tr>
</tbody>
</table>

Highest Priority

Lowest Priority
Interfacing 16550 UART using 8259A

In the following configuration the 16550 is connected to the 8259A through IR0.

An interrupt is generated, if enabled through the interrupt control register, when either:
- The transmitter is ready to send another character.
- The receiver has received a character.
- An error is detected while receiving data.
- A modem interrupt occurs.

The 16550 is decoded at 40H and 47H.
The 8259A is decoded at 48H and 49H.

Program in text shows the steps involved in programming both devices.
Since the 16550 generates only one interrupt request for each of the above interrupts, the 16550 must be polled.

Remember the interrupt identification register of the 16550?
Interfacing 16550 UART using 8259A

Data Bus (D0-D7)

Serial Data

16L8

16550

8259A

Other Interrupts

18.432 MHz

Reset

A0

A1

A2

A3

A4

A5

A6

A7

A8

A9

A10

IO/M

A11

A12

A13

A14

A15

INTR

INTA

RD

WR

VCC

10K
## 16550 UART Interrupts

<table>
<thead>
<tr>
<th>Interrupt Control Register</th>
<th>Interrupt Identification Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>7  6  5  4  3  2  1  0</td>
<td>7  6  5  4  3  2  1  0</td>
</tr>
<tr>
<td>0  0  0  0  EM  EL  ET  ER</td>
<td>0  0  0  0  ID  ID  ID  PN</td>
</tr>
</tbody>
</table>

- **Enable Receiver Interrupt**: 0 = disabled, 1 = enabled
- **Enable Transmitter Interrupt**: 0 = disabled, 1 = enabled
- **Enable Line Interrupt**: 0 = disabled, 1 = enabled
- **Enable Modem Interrupt**: 0 = disabled, 1 = enabled

- **Interrupt Pending**: 0 = interrupt pending, 1 = no interrupt
- **Interrupt Identification bits**: (defined in text)

Text gives ISR programming examples that show initialization and operation.